summaryrefslogtreecommitdiffhomepage
path: root/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v
diff options
context:
space:
mode:
Diffstat (limited to 'manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v')
-rw-r--r--manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v103
1 files changed, 103 insertions, 0 deletions
diff --git a/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v b/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v
new file mode 100644
index 0000000..f2d0c47
--- /dev/null
+++ b/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.v
@@ -0,0 +1,103 @@
+// megafunction wizard: %ALTDDIO_IN%
+// GENERATION: STANDARD
+// VERSION: WM1.0
+// MODULE: ALTDDIO_IN
+
+// ============================================================
+// File Name: ddri.v
+// Megafunction Name(s):
+// ALTDDIO_IN
+//
+// Simulation Library Files(s):
+//
+// ============================================================
+// ************************************************************
+// THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
+//
+// 25.1std.0 Build 1129 10/21/2025 SC Standard Edition
+// ************************************************************
+
+
+//Copyright (C) 2025 Altera Corporation. All rights reserved.
+//Your use of Altera Corporation's design tools, logic functions
+//and other software and tools, and any partner logic
+//functions, and any output files from any of the foregoing
+//(including device programming or simulation files), and any
+//associated documentation or information are expressly subject
+//to the terms and conditions of the Altera Program License
+//Subscription Agreement, the Altera Quartus Prime License Agreement,
+//the Altera IP License Agreement, or other applicable license
+//agreement, including, without limitation, that your use is for
+//the sole purpose of programming logic devices manufactured by
+//Altera and sold by Altera or its authorized distributors. Please
+//refer to the Altera Software License Subscription Agreements
+//on the Quartus Prime software download page.
+
+
+// synopsys translate_off
+`timescale 1 ps / 1 ps
+// synopsys translate_on
+module ddri (
+ datain,
+ inclock,
+ dataout_h,
+ dataout_l);
+
+ input [4:0] datain;
+ input inclock;
+ output [4:0] dataout_h;
+ output [4:0] dataout_l;
+
+ wire [4:0] sub_wire0;
+ wire [4:0] sub_wire1;
+ wire [4:0] dataout_h = sub_wire0[4:0];
+ wire [4:0] dataout_l = sub_wire1[4:0];
+
+ altddio_in ALTDDIO_IN_component (
+ .datain (datain),
+ .inclock (inclock),
+ .dataout_h (sub_wire0),
+ .dataout_l (sub_wire1),
+ .aclr (1'b0),
+ .aset (1'b0),
+ .inclocken (1'b1),
+ .sclr (1'b0),
+ .sset (1'b0));
+ defparam
+ ALTDDIO_IN_component.intended_device_family = "Cyclone 10 LP",
+ ALTDDIO_IN_component.invert_input_clocks = "OFF",
+ ALTDDIO_IN_component.lpm_hint = "UNUSED",
+ ALTDDIO_IN_component.lpm_type = "altddio_in",
+ ALTDDIO_IN_component.power_up_high = "ON",
+ ALTDDIO_IN_component.width = 5;
+
+
+endmodule
+
+// ============================================================
+// CNX file retrieval info
+// ============================================================
+// Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
+// Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone 10 LP"
+// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone 10 LP"
+// Retrieval info: CONSTANT: INVERT_INPUT_CLOCKS STRING "OFF"
+// Retrieval info: CONSTANT: LPM_HINT STRING "UNUSED"
+// Retrieval info: CONSTANT: LPM_TYPE STRING "altddio_in"
+// Retrieval info: CONSTANT: POWER_UP_HIGH STRING "ON"
+// Retrieval info: CONSTANT: WIDTH NUMERIC "5"
+// Retrieval info: USED_PORT: datain 0 0 5 0 INPUT NODEFVAL "datain[4..0]"
+// Retrieval info: CONNECT: @datain 0 0 5 0 datain 0 0 5 0
+// Retrieval info: USED_PORT: dataout_h 0 0 5 0 OUTPUT NODEFVAL "dataout_h[4..0]"
+// Retrieval info: CONNECT: dataout_h 0 0 5 0 @dataout_h 0 0 5 0
+// Retrieval info: USED_PORT: dataout_l 0 0 5 0 OUTPUT NODEFVAL "dataout_l[4..0]"
+// Retrieval info: CONNECT: dataout_l 0 0 5 0 @dataout_l 0 0 5 0
+// Retrieval info: USED_PORT: inclock 0 0 0 0 INPUT_CLK_EXT NODEFVAL "inclock"
+// Retrieval info: CONNECT: @inclock 0 0 0 0 inclock 0 0 0 0
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.v TRUE FALSE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.qip TRUE FALSE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.bsf TRUE TRUE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri_inst.v TRUE TRUE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri_bb.v TRUE TRUE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.inc TRUE TRUE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.cmp TRUE TRUE
+// Retrieval info: GEN_FILE: TYPE_NORMAL ddri.ppf TRUE FALSE

Highly Recommended Verilog Books