summaryrefslogtreecommitdiffhomepage
path: root/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp
diff options
context:
space:
mode:
authorPrivate Island Networks Inc <opensource@privateisland.tech>2025-12-21 20:51:04 -0500
committerPrivate Island Networks Inc <opensource@privateisland.tech>2025-12-21 20:51:04 -0500
commit7b1b5e7eb712d41888398934834cae730e0aa5a0 (patch)
tree8b8aba85e19a079fbbd4962c57ff89ca701c6e4d /manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp
parentf4bdc9f4365d3a3ce3f906e68cd018cb57561e56 (diff)
betsy: preliminary beta snapshot
Diffstat (limited to 'manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp')
-rw-r--r--manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp25
1 files changed, 25 insertions, 0 deletions
diff --git a/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp b/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp
new file mode 100644
index 0000000..86f1250
--- /dev/null
+++ b/manufacturer/altera/cyclone10_lp/ip/rgmii_rxd/ddri.cmp
@@ -0,0 +1,25 @@
+--Copyright (C) 2025 Altera Corporation. All rights reserved.
+--Your use of Altera Corporation's design tools, logic functions
+--and other software and tools, and any partner logic
+--functions, and any output files from any of the foregoing
+--(including device programming or simulation files), and any
+--associated documentation or information are expressly subject
+--to the terms and conditions of the Altera Program License
+--Subscription Agreement, the Altera Quartus Prime License Agreement,
+--the Altera IP License Agreement, or other applicable license
+--agreement, including, without limitation, that your use is for
+--the sole purpose of programming logic devices manufactured by
+--Altera and sold by Altera or its authorized distributors. Please
+--refer to the Altera Software License Subscription Agreements
+--on the Quartus Prime software download page.
+
+
+component ddri
+ PORT
+ (
+ datain : IN STD_LOGIC_VECTOR (4 DOWNTO 0);
+ inclock : IN STD_LOGIC ;
+ dataout_h : OUT STD_LOGIC_VECTOR (4 DOWNTO 0);
+ dataout_l : OUT STD_LOGIC_VECTOR (4 DOWNTO 0)
+ );
+end component;

Highly Recommended Verilog Books