blob: edeb81f0d86490731bbb330807729630bca3ad98 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
|
// Verilog netlist produced by program ASBGen: Ports rev. 2.30, Attr. rev. 2.65
// Netlist written on Fri Mar 06 20:20:57 2020
//
// Verilog Description of module refclk0
//
`timescale 1ns/1ps
module refclk0 (refclkp, refclkn, refclko);
input refclkp;
input refclkn;
output refclko;
EXTREFB EXTREF0_inst (.REFCLKP(refclkp), .REFCLKN(refclkn), .REFCLKO(refclko)) /* synthesis LOC=EXTREF0 */ ;
defparam EXTREF0_inst.REFCK_PWDNB = "0b1";
defparam EXTREF0_inst.REFCK_RTERM = "0b1";
defparam EXTREF0_inst.REFCK_DCBIAS_EN = "0b0";
endmodule
|